espressif_tinyusb/hw/mcu/nxp/lpc_chip_13xx/inc/chip.h

244 lines
8.5 KiB
C

/*
* @brief LPC13xx basic chip inclusion file
*
* Copyright(C) NXP Semiconductors, 2013
* All rights reserved.
*
* Software that is described herein is for illustrative purposes only
* which provides customers with programming information regarding the
* LPC products. This software is supplied "AS IS" without any warranties of
* any kind, and NXP Semiconductors and its licensor disclaim any and
* all warranties, express or implied, including all implied warranties of
* merchantability, fitness for a particular purpose and non-infringement of
* intellectual property rights. NXP Semiconductors assumes no responsibility
* or liability for the use of the software, conveys no license or rights under any
* patent, copyright, mask work right, or any other intellectual property rights in
* or to any products. NXP Semiconductors reserves the right to make changes
* in the software without notification. NXP Semiconductors also makes no
* representation or warranty that such application will be suitable for the
* specified use without further testing or modification.
*
* Permission to use, copy, modify, and distribute this software and its
* documentation is hereby granted, under NXP Semiconductors' and its
* licensor's relevant copyrights in the software, without fee, provided that it
* is used in conjunction with NXP Semiconductors microcontrollers. This
* copyright, permission, and disclaimer notice must appear in all copies of
* this code.
*/
#ifndef __CHIP_H_
#define __CHIP_H_
#include "lpc_types.h"
#include "sys_config.h"
#include "cmsis.h"
#ifdef __cplusplus
extern "C" {
#endif
#ifndef CORE_M3
#error CORE_M3 is not defined for the LPC13xx architecture
#error CORE_M3 should be defined as part of your compiler define list
#endif
#if !defined(CHIP_LPC1343) && !defined(CHIP_LPC1347)
#error CHIP_LPC1343 or CHIP_LPC1347 is not defined!
#endif
/* Peripheral mapping per device
Peripheral Device(s)
---------------------------- ------------------------------------------------------------------------------
I2C(40000000) CHIP_LPC1343/CHIP_LPC1347
WDT(40004000) CHIP_LPC1343/CHIP_LPC1347
TIMER0_16(4000C000) CHIP_LPC1343/CHIP_LPC1347
TIMER1_16(40010000) CHIP_LPC1343/CHIP_LPC1347
TIMER0_32(40014000) CHIP_LPC1343/CHIP_LPC1347
TIMER1_32(40018000) CHIP_LPC1343/CHIP_LPC1347
PMU(40038000) CHIP_LPC1343/CHIP_LPC1347
FLASH_CTRL(4003C000) CHIP_LPC1343/CHIP_LPC1347
SSP0(40040000) CHIP_LPC1343/CHIP_LPC1347
IOCONF(40044000) CHIP_LPC1343/CHIP_LPC1347
SYSCTL(40048000) CHIP_LPC1343/CHIP_LPC1347
SSP1(40058000) CHIP_LPC1347
ADC(4001C000) CHIP_LPC1343/CHIP_LPC1347
UART(40008000) CHIP_LPC1343 only
USB(40020000) CHIP_LPC1343 only
GPIO_PORT(50000000) CHIP_LPC1343 only
GPIO_PIO0(50000000) CHIP_LPC1343 only
GPIO_PIO1(50010000) CHIP_LPC1343 only
GPIO_PIO2(50020000) CHIP_LPC1343 only
GPIO_PIO3(50030000) CHIP_LPC1343 only
USART/SMARTCARD(40008000) CHIP_LPC1347 only
FLASH_EEPROM(4003C000) CHIP_LPC1347 only
GPIO_INT(4004C000) CHIP_LPC1347 only
GPIO_GRP0_INT(4005C000) CHIP_LPC1347 only
GPIO_GRP1_INT(40060000) CHIP_LPC1347 only
RITIMER(40064000) CHIP_LPC1347 only
*/
/** @defgroup PERIPH_13XX_BASE CHIP: LPC13xx Peripheral addresses and register set declarations
* @ingroup CHIP_13XX_Drivers
* @{
*/
#define LPC_I2C_BASE 0x40000000
#define LPC_WWDT_BASE 0x40004000
#define LPC_USART_BASE 0x40008000
#define LPC_TIMER16_0_BASE 0x4000C000
#define LPC_TIMER16_1_BASE 0x40010000
#define LPC_TIMER32_0_BASE 0x40014000
#define LPC_TIMER32_1_BASE 0x40018000
#define LPC_ADC_BASE 0x4001C000
#define LPC_PMU_BASE 0x40038000
#define LPC_FLASH_BASE 0x4003C000
#define LPC_SSP0_BASE 0x40040000
#define LPC_SSP1_BASE 0x40058000
#define LPC_IOCON_BASE 0x40044000
#define LPC_SYSCTL_BASE 0x40048000
#if defined(CHIP_LPC1347)
#define LPC_GPIO_PIN_INT_BASE 0x4004C000
#define LPC_GPIO_GROUP_INT0_BASE 0x4005C000
#define LPC_GPIO_GROUP_INT1_BASE 0x40060000
#define LPC_GPIO_PORT_BASE 0x50000000
#define LPC_USB0_BASE 0x40080000
#define LPC_RITIMER_BASE 0x40064000
#define IAP_ENTRY_LOCATION 0X1FFF1FF1
#define LPC_ROM_API_BASE_LOC 0x1FFF1FF8
#else /*CHIP_LPC1343*/
#define LPC_GPIO_PORT0_BASE 0x50000000
#define LPC_GPIO_PORT1_BASE 0x50010000
#define LPC_GPIO_PORT2_BASE 0x50020000
#define LPC_GPIO_PORT3_BASE 0x50030000
#define LPC_USB0_BASE 0x40020000
#endif
#define LPC_ADC ((LPC_ADC_T *) LPC_ADC_BASE)
#define LPC_I2C ((LPC_I2C_T *) LPC_I2C_BASE)
#define LPC_WWDT ((LPC_WWDT_T *) LPC_WWDT_BASE)
#define LPC_USART ((LPC_USART_T *) LPC_USART_BASE)
#define LPC_TIMER16_0 ((LPC_TIMER_T *) LPC_TIMER16_0_BASE)
#define LPC_TIMER16_1 ((LPC_TIMER_T *) LPC_TIMER16_1_BASE)
#define LPC_TIMER32_0 ((LPC_TIMER_T *) LPC_TIMER32_0_BASE)
#define LPC_TIMER32_1 ((LPC_TIMER_T *) LPC_TIMER32_1_BASE)
#define LPC_PMU ((LPC_PMU_T *) LPC_PMU_BASE)
#define LPC_FMC ((LPC_FMC_T *) LPC_FLASH_BASE)
#define LPC_SSP0 ((LPC_SSP_T *) LPC_SSP0_BASE)
#define LPC_SSP1 ((LPC_SSP_T *) LPC_SSP1_BASE)
#define LPC_IOCON ((LPC_IOCON_T *) LPC_IOCON_BASE)
#define LPC_SYSCTL ((LPC_SYSCTL_T *) LPC_SYSCTL_BASE)
#if defined(CHIP_LPC1347)
#define LPC_PININT ((LPC_PIN_INT_T *) LPC_GPIO_PIN_INT_BASE)
#define LPC_GPIO_GROUP_INT0 ((LPC_GPIOGROUPINT_T *) LPC_GPIO_GROUP_INT0_BASE)
#define LPC_GPIO_GROUP_INT1 ((LPC_GPIOGROUPINT_T *) LPC_GPIO_GROUP_INT1_BASE)
#define LPC_GPIO_PORT ((LPC_GPIO_T *) LPC_GPIO_PORT_BASE)
#define LPC_RITIMER ((LPC_RITIMER_T *) LPC_RITIMER_BASE)
#define LPC_USB ((LPC_USB_T *) LPC_USB0_BASE)
#define LPC_ROM_API (*((LPC_ROM_API_T * *) LPC_ROM_API_BASE_LOC))
#else
#define LPC_GPIO_PORT ((LPC_GPIO_T *) LPC_GPIO_PORT0_BASE)
#endif
/**
* @}
*/
/** @ingroup CHIP_13XX_DRIVER_OPTIONS
* @{
*/
/**
* @brief System oscillator rate
* This value is defined externally to the chip layer and contains
* the value in Hz for the external oscillator for the board. If using the
* internal oscillator, this rate can be 0.
*/
extern const uint32_t OscRateIn;
/**
* @brief Clock rate on the CLKIN pin
* This value is defined externally to the chip layer and contains
* the value in Hz for the CLKIN pin for the board. If this pin isn't used,
* this rate can be 0.
*/
extern const uint32_t ExtRateIn;
/**
* @}
*/
#include "sysctl_13xx.h"
#include "clock_13xx.h"
#include "fmc_13xx.h"
#include "iocon_13xx.h"
#include "adc_13xx.h"
#include "i2c_13xx.h"
#include "i2cm_13xx.h"
#include "pmu_13xx.h"
#include "ssp_13xx.h"
#include "timer_13xx.h"
#include "uart_13xx.h"
#include "wwdt_13xx.h"
#include "flash_13xx.h"
#if defined(CHIP_LPC1347)
#include "gpio_13xx_1.h"
#include "gpiogroup_13xx.h"
#include "ritimer_13xx.h"
#include "usbd_13xx.h"
#include "romapi_13xx.h"
#include "pinint_13xx.h"
#else
#include "gpio_13xx_2.h"
#endif
/** @defgroup SUPPORT_13XX_FUNC CHIP: LPC13xx support functions
* @ingroup CHIP_13XX_Drivers
* @{
*/
/**
* @brief Current system clock rate, mainly used for sysTick
*/
extern uint32_t SystemCoreClock;
/**
* @brief Update system core clock rate, should be called if the
* system has a clock rate change
* @return None
*/
void SystemCoreClockUpdate(void);
/**
* @brief USB Pin and clock initialization
* Calling this function will initialize the USB pins and the clock
* @return None
* @note This function will assume that the chip is clocked by an
* external crystal oscillator of frequency 12MHz and the Oscillator
* is running.
*/
void Chip_USB_Init(void);
/**
* @brief Clock and PLL initialization based on the external oscillator
* @return None
* @note This function assumes an external crystal oscillator
* frequency of 12MHz.
*/
void Chip_SetupXtalClocking(void);
/**
* @brief Clock and PLL initialization based on the internal oscillator
* @return None
*/
void Chip_SetupIrcClocking(void);
/**
* @}
*/
#ifdef __cplusplus
}
#endif
#endif /* __CHIP_H_ */